

### FM18W08

# 256-Kbit (32 K × 8) Wide Voltage Bytewide F-RAM Memory

#### Features

- 256-Kbit ferroelectric random access memory (F-RAM) logically organized as 32 K × 8
  - □ High-endurance 100 trillion (10<sup>14</sup>) read/writes
  - □ 151-year data retention (see the Data Retention and Endurance table)
  - □ NoDelay<sup>™</sup> writes
  - Advanced high-reliability ferroelectric process
- SRAM and EEPROM compatible
  - □ Industry-standard 32 K × 8 SRAM and EEPROM pinout
    □ 70-ns access time, 130-ns cycle time
- Superior to battery-backed SRAM modules
  - □ No battery concerns
  - Monolithic reliability
  - □ True surface mount solution, no rework steps
  - $\ensuremath{\square}$  Superior for moisture, shock, and vibration
  - Resistant to negative voltage undershoots
- Low power consumption
  - Active current 12 mA (max)
    Standby current 20 μA (typ)
- Wide voltage operation: V<sub>DD</sub> = 2.7 V to 5.5 V

#### Logic Block Diagram

- Industrial temperature: -40 °C to +85 °C
- 28-pin small outline integrated circuit (SOIC) package
- Restriction of hazardous substances (RoHS) compliant

#### **Functional Overview**

The FM18W08 is a 32 K × 8 nonvolatile memory that reads and writes similar to a standard SRAM. A ferroelectric random access memory or F-RAM is nonvolatile, which means that data is retained after power is removed. It provides data retention for over 151 years while eliminating the reliability concerns, functional disadvantages, and system design complexities of battery-backed SRAM (BBSRAM). Fast write timing and high write endurance make the F-RAM superior to other types of memory.

The FM18W08 operation is similar to that of other RAM devices and therefore, it can be used as a drop-in replacement for a standard SRAM in a system. Minimum read and write cycle times are equal. The F-RAM memory is nonvolatile due to its unique ferroelectric memory process. These features make the FM18W08 ideal for nonvolatile memory applications requiring frequent or rapid writes.

The device is available in a 28-pin SOIC surface mount package. Device specifications are guaranteed over the industrial temperature range -40 °C to +85 °C.



**Cypress Semiconductor Corporation** Document Number: 001-86207 Rev. \*C 198 Champion Court

San Jose, CA 95134-1709 • 408-943-2600 Revised March 10, 2014



## FM18W08

### Contents

| Pinout                                                                                                                                            | 3                |
|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Pin Definitions                                                                                                                                   | . 3              |
| Device Operation                                                                                                                                  | . 4              |
| Memory Architecture                                                                                                                               | . 4              |
| Memory Operation                                                                                                                                  | . 4              |
| Read Operation                                                                                                                                    | . 4              |
| Write Operation                                                                                                                                   | . 4              |
| Pre-charge Operation                                                                                                                              | . 4              |
| Endurance                                                                                                                                         | . 4              |
|                                                                                                                                                   |                  |
| F-RAM Design Considerations                                                                                                                       | . 5              |
|                                                                                                                                                   |                  |
| F-RAM Design Considerations                                                                                                                       | . 7              |
| F-RAM Design Considerations<br>Maximum Ratings                                                                                                    | . 7              |
| F-RAM Design Considerations<br>Maximum Ratings<br>Operating Range<br>DC Electrical Characteristics                                                | 7<br>7<br>7      |
| F-RAM Design Considerations<br>Maximum Ratings<br>Operating Range                                                                                 | 7<br>7<br>7      |
| F-RAM Design Considerations<br>Maximum Ratings<br>Operating Range<br>DC Electrical Characteristics<br>Data Retention and Endurance                | 7<br>7<br>7<br>8 |
| F-RAM Design Considerations<br>Maximum Ratings<br>Operating Range<br>DC Electrical Characteristics<br>Data Retention and Endurance<br>Capacitance | 7<br>7<br>7<br>8 |

| AC Switching Characteristics            |    |
|-----------------------------------------|----|
| SRAM Read Cycle                         |    |
| SRAM Write Cycle                        |    |
| Power Cycle Timing                      |    |
| Functional Truth Table                  | 13 |
| Ordering Information                    |    |
| Ordering Code Definitions               |    |
| Package Diagram                         |    |
| Acronyms                                |    |
| Document Conventions                    |    |
| Units of Measure                        | 16 |
| Document History Page                   | 17 |
| Sales, Solutions, and Legal Information | 18 |
| Worldwide Sales and Design Support      | 18 |
| Products                                | 18 |
| PSoC® Solutions                         | 18 |
| Cypress Developer Community             | 18 |
| Technical Support                       |    |



#### Pinout

#### Figure 1. 28-pin SOIC pinout



### **Pin Definitions**

| Pin Name                        | I/O Type     | Description                                                                                                                                                                                                                                                       |
|---------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>14</sub> –A <sub>0</sub> | Input        | Address inputs: The 15 address lines select one of 32,768 bytes in the F-RAM array.                                                                                                                                                                               |
| DQ7-DQ0                         | Input/Output | Data I/O Lines: 8-bit bidirectional data bus for accessing the F-RAM array.                                                                                                                                                                                       |
| WE                              | Input        | Write Enable: A write cycle begins when $\overline{WE}$ is asserted. Asserting $\overline{WE}$ LOW causes the FM18W08 to write the contents of the data bus to the address location latched by the falling edge of $\overline{CE}$ .                              |
| CE                              | Input        | <b>Chip Enable</b> : The device is selected when $\overline{CE}$ is LOW. Asserting $\overline{CE}$ LOW causes the address to be latched internally. Address changes that occur after $\overline{CE}$ goes LOW will be ignored until the next falling edge occurs. |
| ŌĒ                              | Input        | <b>Output Enable</b> : When $\overline{OE}$ is LOW, the FM18W08 drives the data bus when the valid read data is available. Deasserting $\overline{OE}$ HIGH tristates the DQ pins.                                                                                |
| V <sub>SS</sub>                 | Ground       | Ground for the device. Must be connected to the ground of the system.                                                                                                                                                                                             |
| V <sub>DD</sub>                 | Power supply | Power supply input to the device.                                                                                                                                                                                                                                 |
| NC                              | No connect   | No connect. This pin is not connected to the die.                                                                                                                                                                                                                 |



### Device Operation

The FM18W08 is a bytewide F-RAM memory logically organized as 32,768 × 8 and accessed using an industry-standard parallel interface. All data written to the part is immediately nonvolatile with no delay. Functional operation of the F-RAM memory is the same as SRAM type devices, except the FM18W08 requires a falling edge of CE to start each memory cycle. See the Functional Truth Table on page 13 for a complete description of read and write modes.

#### **Memory Architecture**

Users access 32,768 memory locations, each with 8 data bits through a parallel interface. The complete 15-bit address specifies each of the 8,192 bytes uniquely. The F-RAM array is organized as 4092 rows of 8-bytes each. This row segmentation has no effect on operation, however the user can group data into blocks by its endurance characteristics as explained in the Endurance section.

The cycle time is the same for read and write memory operations. This simplifies memory controller logic and timing circuits. Likewise the access time is the same for read and write memory operations. When  $\overline{CE}$  is deasserted HIGH, a pre-charge operation begins, and is required of every memory cycle. Thus unlike SRAM, the access and cycle times are not equal. Writes occur immediately at the end of the access with no delay. Unlike an EEPROM, it is not necessary to poll the device for a ready condition since writes occur at bus speed.

It is the user's responsibility to ensure that  $V_{DD}$  remains within datasheet tolerances to prevent incorrect operation. Also proper voltage level and timing relationships between  $V_{DD}$  and  $\overline{CE}$  must be maintained during power-up and power-down events. See "Power Cycle Timing" on page 12.

#### **Memory Operation**

The FM18W08 is designed to operate in a manner similar to other bytewide memory products. For users familiar with BBSRAM, the performance is comparable but the bytewide interface operates in a slightly different manner as described below. For users familiar with EEPROM, the differences result from the higher write performance of F-RAM technology including NoDelay writes and much higher write endurance.

#### **Read Operation**

A read operation begins on the falling edge of  $\overline{CE}$ . At this time, the address bits are latched and a memory cycle is initiated. Once started, a full memory cycle must be completed internally even if  $\overline{CE}$  goes inactive. Data becomes available on the bus after the access time is met.

After the address has been latched, the address value may be changed upon satisfying the hold time parameter. Unlike an SRAM, changing address values will have no effect on the memory operation after the address is latched.

The FM18W08 will drive the data bus when  $\overline{OE}$  is asserted LOW and the memory access time is met. If  $\overline{OE}$  is asserted after the memory access time is met, the data bus will be driven with valid data. If  $\overline{OE}$  is asserted before completing the memory access, the data bus will not be driven until valid data is available. This feature minimizes supply current in the system by eliminating transients caused by invalid data being driven to the bus. When  $\overline{OE}$  is deasserted HIGH, the data bus will remain in a HI-Z state.

#### Write Operation

In the FM18W08, writes occur in the same interval as reads. The FM18W08 supports both  $\overline{CE}$  and  $\overline{WE}$  controlled write cycles. In both cases, the address is latched on the falling edge of  $\overline{CE}$ .

In a  $\overline{CE}$ -controlled write, the  $\overline{WE}$  signal is asserted before beginning the memory cycle. That is,  $\overline{WE}$  is LOW when the device is activated with the chip enable. In this case, the device begins the memory cycle as a write. The FM18W08 will not drive the data bus regardless of the state of  $\overline{OE}$ .

In a  $\overline{\text{WE}}$ -controlled write, the memory cycle begins on the falling edge of  $\overline{\text{CE}}$ . The  $\overline{\text{WE}}$  signal falls after the falling edge of  $\overline{\text{CE}}$ . Therefore, the memory cycle begins as a read. The data bus will be driven according to the state of  $\overline{\text{OE}}$  until  $\overline{\text{WE}}$  falls. The  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  controlled write timing cases are shown in the page 12.

Write access to the array begins asynchronously after the memory cycle is initiated. The write access terminates on the rising edge of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$ , whichever comes first. A valid write operation requires the user to meet the access time specification before deasserting  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$ . The data setup time indicates the interval during which data cannot change before the end of the write access.

Unlike other nonvolatile memory technologies, there is no write delay with F-RAM. Because the read and write access times of the underlying memory are the same, the user experiences no delay through the bus. The entire memory operation occurs in a single bus cycle. Therefore, any operation including read or write can occur immediately following a write. Data polling, a technique used with EEPROMs to determine if a write is complete, is unnecessary.

#### **Pre-charge Operation**

The pre-charge operation is an internal condition in which the memory state is prepared for a new access. All memory cycles consist of a memory access and a pre-charge. Pre-charge is user-initiated by driving the  $\overline{CE}$  signal HIGH. It must remain HIGH for at least the minimum pre-charge time,  $t_{PC}$ .

The user determines the beginning of this operation since a pre-charge will not begin until CE rises. However, the device has a maximum CE LOW time specification that must be satisfied.

#### Endurance

Internally, a F-RAM operates with a read and restore mechanism. Therefore, each read and write cycle involves a change of state. The memory architecture is based on an array of rows and columns. Each read or write access causes an endurance cycle for an entire row. In the FM18W08, a row is 64 bits wide. Every 8-byte boundary marks the beginning of a new row. Endurance can be optimized by ensuring frequently accessed data is located in different rows. Regardless, F-RAM



offers substantially higher write endurance than other nonvolatile memories. The rated endurance limit of 10<sup>14</sup> cycles will allow 150,000 accesses per second to the same row for over 20 years.

### **F-RAM Design Considerations**

When designing with F-RAM for the first time, users of SRAM will recognize a few minor differences. First, bytewide F-RAM memories latch each address on the falling edge of chip enable. This allows the address bus to change after starting the memory access. Since every access latches the memory address on the falling edge of  $\overline{CE}$ , users cannot ground it as they might with SRAM.

Users who are modifying existing designs to use F-RAM should examine the memory controller for timing compatibility of address and control pins. Each memory access must be qualified with a LOW transition of CE. In many cases, this is the only change required. An example of the signal relationships is shown in Figure 2 below. Also shown is a common SRAM signal relationship that will not work for the FM18W08.

The reason for  $\overline{CE}$  to strobe for each address is twofold: it latches the new address and creates the necessary pre-charge period while  $\overline{CE}$  is HIGH.





A second design consideration relates to the level of  $V_{DD}$  during operation. Battery-backed SRAMs are forced to monitor  $V_{DD}$  in order to switch to battery backup. They typically block user access below a certain  $V_{DD}$  level in order to prevent loading the battery with current demand from an active SRAM. The user can be abruptly cut off from access to the nonvolatile memory in a power down situation with no warning or indication.

F-RAM memories do not need this system overhead. The memory will not block access at any  $V_{DD}$  level that complies with the specified operating range. The user should take measures to prevent the processor from accessing memory when  $V_{DD}$  is out-of-tolerance. The common design practice of holding a processor in reset during power-down may be sufficient. It is recommended that chip enable is pulled HIGH and allowed to track  $V_{DD}$  during power-up and power-down cycles. It is the user's responsibility to ensure that chip enable is HIGH to prevent accesses below  $V_{DD}$  min. (2.7 V).

Figure 3 shows a pull-up resistor on  $\overline{CE}$ , which will keep the pin HIGH during power cycles, assuming the MCU / MPU pin

tristates during the reset condition. The pull-up resistor value should be chosen to ensure the  $\overline{CE}$  pin tracks  $V_{DD}$  to a high enough value, so that the current drawn when  $\overline{CE}$  is LOW is not an issue.

#### Figure 3. Use of Pull-up Resistor on CE





Note that if  $\overline{CE}$  is tied to ground, the user must be sure  $\overline{WE}$  is not LOW at power-up or power-down events. If the chip is enabled and  $\overline{WE}$  is LOW during power cycles, data will be corrupted. Figure 4 shows a pull-up resistor on  $\overline{WE}$ , which will keep the pin HIGH during power cycles, assuming the MCU / MPU pin tristates during the reset condition. The pull-up resistor value should be chosen to ensure the  $\overline{WE}$  pin tracks V<sub>DD</sub> to a high enough value, so that the current drawn when  $\overline{WE}$  is LOW is not an issue.







### **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested.

| Storage temperature55 °C to +125 °C                                                 |
|-------------------------------------------------------------------------------------|
| Maximum junction temperature                                                        |
| Supply voltage on $V_{DD}$ relative to $V_{SS}$ 1.0 V to + 7.0 V                    |
| Voltage applied to outputs in High Z state0.5 V to $V_{\text{DD}}$ + 0.5 V          |
| Input voltage                                                                       |
| Transient voltage (< 20 ns) on any pin to ground potential2.0 V to $V_{CC}$ + 2.0 V |
| Package power dissipation capability (T <sub>A</sub> = 25 °C)1.0 W                  |

| Surface mount Pb soldering<br>temperature (3 seconds)+260 °C       |
|--------------------------------------------------------------------|
| DC output current (1 output at a time, 1s duration) 15 mA          |
| Static discharge voltage<br>Human Body Model (AEC-Q100-002 Rev. E) |
| Charged Device Model (AEC-Q100-011 Rev. B) 1.25 kV                 |
| Machine Model (AEC-Q100-003 Rev. E)                                |
| Latch-up current > 140 mA                                          |

### **Operating Range**

| Range      | Range Ambient Temperature (T <sub>A</sub> ) |                |
|------------|---------------------------------------------|----------------|
| Industrial | –40 °C to +85 °C                            | 2.7 V to 5.5 V |

### **DC Electrical Characteristics**

#### Over the Operating Range

| Parameter        | Description                    | Test Conditions                                                                                                                                                               | Min                   | Тур [1] | Мах                   | Unit |
|------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|-----------------------|------|
| V <sub>DD</sub>  | Power supply voltage           |                                                                                                                                                                               | 2.7                   | 3.3     | 5.5                   | V    |
| l <sub>DD</sub>  | V <sub>DD</sub> supply current | $V_{DD} = 5.5 \text{ V}, \overline{CE} \text{ cycling at min. cycle time. All inputs toggling at CMOS levels}$<br>(0.2 V or $V_{DD} - 0.2 \text{ V}$ ), all DQ pins unloaded. | _                     | -       | 12                    | mA   |
| I <sub>SB</sub>  | Standby current                | $V_{DD}$ = 5.5 V, $\overline{CE}$ at $V_{IH}$ , All other pins are static<br>and at CMOS levels (0.2 V or $V_{DD}$ – 0.2 V)                                                   | -                     | 20      | 50                    | μA   |
| ILI              | Input leakage current          | $V_{\rm IN}$ between $V_{\rm DD}$ and $V_{\rm SS}$                                                                                                                            | -                     | -       | <u>+</u> 1            | μA   |
| I <sub>LO</sub>  | Output leakage current         | $V_{OUT}$ between $V_{DD}$ and $V_{SS}$                                                                                                                                       | -                     | -       | <u>+</u> 1            | μA   |
| V <sub>IH</sub>  | Input HIGH voltage             |                                                                                                                                                                               | $0.7 \times V_{DD}$   | -       | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IL</sub>  | Input LOW voltage              |                                                                                                                                                                               | - 0.3                 | _       | $0.3 \times V_{DD}$   | V    |
| V <sub>OH1</sub> | Output HIGH voltage            | I <sub>OH</sub> = –1.0 mA, V <sub>DD</sub> > 2.7 V                                                                                                                            | 2.4                   | _       | _                     | V    |
| V <sub>OH2</sub> | Output HIGH voltage            | I <sub>OH</sub> = -100 μA                                                                                                                                                     | V <sub>DD</sub> – 0.2 | _       | _                     | V    |
| V <sub>OL1</sub> | Output LOW voltage             | I <sub>OL</sub> = 2 mA, V <sub>DD</sub> > 2.7 V                                                                                                                               | _                     | _       | 0.4                   | V    |
| V <sub>OL2</sub> | Output LOW voltage             | I <sub>OL</sub> = 150 μA                                                                                                                                                      | -                     | -       | 0.2                   | V    |

### Data Retention and Endurance

| Parameter       | Description    | Test condition             | Min              | Max | Unit   |
|-----------------|----------------|----------------------------|------------------|-----|--------|
| T <sub>DR</sub> | Data retention | At +85 °C                  | 10               | -   | Years  |
|                 |                | At +75 °C                  | 38               | -   |        |
|                 |                | At +65 °C                  | 151              | -   |        |
| NV <sub>C</sub> | Endurance      | Over operating temperature | 10 <sup>14</sup> | -   | Cycles |

Note 1. Typical values are at 25 °C,  $V_{DD}$  =  $V_{DD}$  (typ). Not 100% tested.



### Capacitance

| Parameter        | Description Test Conditions   |                                                                            | Max | Unit |
|------------------|-------------------------------|----------------------------------------------------------------------------|-----|------|
| C <sub>I/O</sub> | Input/Output capacitance (DQ) | T <sub>A</sub> = 25 °C, f = 1 MHz, V <sub>DD</sub> = V <sub>DD</sub> (Typ) | 8   | pF   |
| C <sub>IN</sub>  | Input capacitance             |                                                                            | 6   | pF   |

### **Thermal Resistance**

| Parameter     | Description                              | Test Conditions                                                                              | 28-pin SOIC | Unit |
|---------------|------------------------------------------|----------------------------------------------------------------------------------------------|-------------|------|
| $\Theta_{JA}$ | <b>.</b>                                 | Test conditions follow standard test methods and procedures for measuring thermal impedance, |             | °C/W |
| $\Theta_{JC}$ | Thermal resistance<br>(junction to case) | in accordance with EIA/JESD51.                                                               | 26          | °C/W |

### **AC Test Conditions**

| Input pulse levels                     | 10% and 90% of V <sub>DD</sub> |
|----------------------------------------|--------------------------------|
| Input rise and fall times (10%–90%) .  | <u>&lt;</u> 5 ns               |
| Input and output timing reference leve | els0.5 V <sub>DD</sub>         |
| Output load capacitance                | 100 pF                         |

#### Figure 5. AC Test Loads





### **AC Switching Characteristics**

#### Over the Operating Range

| Parameters <sup>[2]</sup>          |                   |                                   | V <sub>DD</sub> = 2.7 V to 3.0 V |     | V <sub>DD</sub> = 3.0 V to 5.5 V |     |      |
|------------------------------------|-------------------|-----------------------------------|----------------------------------|-----|----------------------------------|-----|------|
| Cypress<br>Parameter               | Alt Parameter     | Description                       | Min                              | Max | Min                              | Мах | Unit |
| SRAM Read Cy                       | ycle              |                                   |                                  |     |                                  |     |      |
| t <sub>CE</sub>                    | t <sub>ACE</sub>  | Chip enable access time           | -                                | 80  | -                                | 70  | ns   |
| t <sub>CA</sub>                    | _                 | Chip enable active time           | 80                               | -   | 70                               | -   | ns   |
| t <sub>RC</sub>                    | _                 | Read cycle time                   | 145                              | -   | 130                              | -   | ns   |
| t <sub>PC</sub>                    | _                 | Pre-charge time                   | 65                               | -   | 60                               | _   | ns   |
| t <sub>AS</sub>                    | t <sub>SA</sub>   | Address setup time                | 0                                | -   | 0                                | _   | ns   |
| t <sub>AH</sub>                    | t <sub>HA</sub>   | Address hold time                 | 15                               | -   | 15                               | -   | ns   |
| t <sub>OE</sub>                    | t <sub>DOE</sub>  | Output enable access time         | -                                | 15  | _                                | 12  | ns   |
| t <sub>HZ</sub> <sup>[3, 4]</sup>  | t <sub>HZCE</sub> | Chip Enable to output HI-Z        | -                                | 15  | -                                | 15  | ns   |
| t <sub>OHZ</sub> <sup>[3, 4]</sup> | t <sub>HZOE</sub> | Output enable HIGH to output HI-Z | -                                | 15  | _                                | 15  | ns   |

Notes

Test conditions assume a signal transition time of 5 ns or less, timing reference levels of 0.5 × V<sub>DD</sub>, input pulse levels of 10% and 90% of V<sub>DD</sub>, output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and load capacitance shown in AC Test Conditions on page 8.

<sup>3.</sup>  $t_{HZ}$  and  $t_{OHZ}$  are specified with a load capacitance of 5 pF. Transition is measured when the outputs enter a high impedance state. 4. This parameter is characterized but not 100% tested.



### AC Switching Characteristics (continued)

#### Over the Operating Range

| Parameters <sup>[2]</sup>      |                   |                                                | $V_{DD}$ = 2.7 V to 3.0 V |    | V <sub>DD</sub> = 3.0 V to 5.5 V |     |      |  |
|--------------------------------|-------------------|------------------------------------------------|---------------------------|----|----------------------------------|-----|------|--|
| Cypress<br>Parameter           | Alt Parameter     | Description                                    | Min Max                   |    | Min                              | Мах | Unit |  |
| SRAM Write C                   | ycle              |                                                |                           |    |                                  |     |      |  |
| t <sub>WC</sub>                | t <sub>WC</sub>   | Write cycle time                               | 145                       | -  | 130                              | -   | ns   |  |
| t <sub>CA</sub>                | -                 | Chip enable active time                        | 80                        | -  | 70                               | -   | ns   |  |
| t <sub>CW</sub>                | t <sub>SCE</sub>  | Chip enable to write enable HIGH               | 80                        | -  | 70                               | -   | ns   |  |
| t <sub>PC</sub>                | -                 | Pre-charge time                                | 65                        | -  | 60                               | -   | ns   |  |
| t <sub>WP</sub>                | t <sub>PWE</sub>  | Write enable pulse width                       | 50                        | -  | 40                               | -   | ns   |  |
| t <sub>AS</sub>                | t <sub>SA</sub>   | Address setup time                             | 0                         | -  | 0                                | -   | ns   |  |
| t <sub>AH</sub>                | t <sub>HA</sub>   | Address hold time                              | 15                        | -  | 15                               | -   | ns   |  |
| t <sub>DS</sub>                | t <sub>SD</sub>   | Data input setup time                          | 40                        | -  | 30                               | -   | ns   |  |
| t <sub>DH</sub>                | t <sub>HD</sub>   | Data input hold time                           | 0                         | -  | 0                                | -   | ns   |  |
| t <sub>WZ</sub> [5, 6]         | t <sub>HZWE</sub> | Write enable LOW to output HI-Z                | -                         | 15 | -                                | 15  | ns   |  |
| t <sub>WX</sub> <sup>[6]</sup> | -                 | Write enable HIGH to output driven             | 10                        | -  | 10                               | -   | ns   |  |
| t <sub>HZ</sub> <sup>[5]</sup> | _                 | Chip enable to output HI-Z                     | _                         | 15 | -                                | 15  | ns   |  |
| t <sub>WS</sub> [7]            | -                 | Write enable to CE LOW setup time              | 0                         | -  | 0                                | -   | ns   |  |
| t <sub>WH</sub> <sup>[7]</sup> | _                 | Write enable to $\overline{CE}$ HIGH hold time | 0                         | -  | 0                                | -   | ns   |  |

Notes

5. t<sub>WZ</sub> and t<sub>HZ</sub> is specified with a load capacitance of 5 pF. Transition is measured when the outputs enter a high impedance state.
 6. This parameter is characterized but not 100% tested.
 7. The relationship between CE and WE determines if a CE or WE controlled write occurs.





Figure 7. Read Cycle Timing 2 (CE Controlled)









### Figure 8. Write Cycle Timing 1 (WE Controlled)

### **Power Cycle Timing**

#### Over the Operating Range

| Parameter                      | Description                                                           | Min | Max | Unit |
|--------------------------------|-----------------------------------------------------------------------|-----|-----|------|
| t <sub>PU</sub>                | Power-up (after V <sub>DD</sub> min. is reached) to first access time | 10  | -   | ms   |
| t <sub>PD</sub>                | Last write (WE HIGH) to power down time                               | 0   | -   | μs   |
| t <sub>VR</sub> <sup>[8]</sup> | V <sub>DD</sub> power-up ramp rate                                    | 30  | _   | µs/V |
| t <sub>VF</sub> <sup>[8]</sup> | V <sub>DD</sub> power-down ramp rate                                  | 30  | _   | µs/V |

#### Figure 9. Power Cycle Timing



#### Note

8. Slope measured at any point on the V<sub>DD</sub> waveform.



### **Functional Truth Table**

| CE           | WE            | Operation <sup>[9, 10]</sup>                             |  |  |
|--------------|---------------|----------------------------------------------------------|--|--|
| Н            | Х             | Standby/Pre-charge                                       |  |  |
| $\downarrow$ | Х             | Latch Address (and begin write if $\overline{WE}$ = LOW) |  |  |
| L            | Н             | Read                                                     |  |  |
| L            | $\rightarrow$ | Write                                                    |  |  |

**Notes** 9. H = Logic HIGH, L = Logic LOW, V = Valid Data, X = Don't Care,  $\downarrow$  = toggle LOW,  $\uparrow$  = toggle HIGH. 10. The  $\overline{OE}$  pin controls only the DQ output buffers.



### **Ordering Information**

| Ordering Code | Package Di-<br>agram | Package Type | Operating<br>Range |
|---------------|----------------------|--------------|--------------------|
| FM18W08-SG    | 51-85026             | 28-pin SOIC  | Industrial         |
| FM18W08-SGTR  | 51-85026             | 28-pin SOIC  |                    |

All the above parts are Pb-free.

#### **Ordering Code Definitions**





### Package Diagram

#### Figure 10. 28-pin SOIC Package Outline, 51-85026



51-85026 \*G



### Acronyms

| Acronym | Description                                |  |  |
|---------|--------------------------------------------|--|--|
| CPU     | Central Processing Unit                    |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor    |  |  |
| JEDEC   | Joint Electron Devices Engineering Council |  |  |
| JESD    | JEDEC Standards                            |  |  |
| EIA     | Electronic Industries Alliance             |  |  |
| F-RAM   | Ferroelectric Random Access Memory         |  |  |
| I/O     | Input/Output                               |  |  |
| MCU     | Microcontroller Unit                       |  |  |
| MPU     | Microprocessor Unit                        |  |  |
| RoHS    | Restriction of Hazardous Substances        |  |  |
| R/W     | Read and Write                             |  |  |
| SOIC    | Small Outline Integrated Circuit           |  |  |
| SRAM    | Static Random Access Memory                |  |  |

### **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| Hz     | hertz           |
| kHz    | kilohertz       |
| kΩ     | kilohm          |
| MHz    | megahertz       |
| μA     | microampere     |
| μF     | microfarad      |
| μS     | microsecond     |
| mA     | milliampere     |
| ms     | millisecond     |
| MΩ     | megaohm         |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |
| W      | watt            |



### **Document History Page**

# Document Title: FM18W08, 256-Kbit (32 K × 8) Wide Voltage Bytewide F-RAM Memory Document Number: 001-86207

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                         |
|------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 3912933 | GVCH               | 02/25/2013         | New spec                                                                                                                                                                                                                                                                                                                                                      |
| *A   | 4000965 | GVCH               | 05/15/2013         | Added Appendix A - Errata for FM18W08                                                                                                                                                                                                                                                                                                                         |
| *В   | 4045491 | GVCH               | 06/30/2013         | All errata items are fixed and the errata is removed.                                                                                                                                                                                                                                                                                                         |
| *C   | 4274813 | GVCH               | 03/10/2014         | Converted to Cypress standard format<br>Changed datasheet status from "Preliminary to Final"<br>Updated Maximum Ratings table<br>- Removed Moisture Sensitivity Level (MSL)<br>- Added junction temperature and latch up current<br>Updated Data Retention and Endurance table<br>Added Thermal Resistance table<br>Removed Package Marking Scheme (top mark) |



#### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
|                          | cypress.com/go/plc        |
| Memory                   | cypress.com/go/memory     |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |

### PSoC<sup>®</sup> Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Community | Forums | Blogs | Video | Training

Technical Support cypress.com/go/support

© Cypress Semiconductor Corporation, 2013-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life support, life support, life support, life support, life support, life support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

#### Document Number: 001-86207 Rev. \*C

Revised March 10, 2014

All products and company names mentioned in this document may be the trademarks of their respective holders.